ZHCS747D January 2012 – September 2021 LMK01801
PRODUCTION DATA
CLKoutX_Y_OFFSET_PD sets a fixed digital delay of 5 clock distribution path cycles for clock groups 0 to 11.
Setting the bit powers down the offset for the respective clock group, starting the outputs 5 cycles earlier. Clearing the bit enables the offset, inserting the 5-cycle delay. For example, CLKout4_7_OFFSET_PD = 0 adds a 5-cycle delay to outputs 4 to 7 after synchronization.
CLKoutX_Y_OFFSET_PD takes effect upon a SYNC event.
CLKoutX_Y_OFFSET_PD | PROGRAMMING ADDRESS |
---|---|
CLKout0 to CLKout3 | R3[20] |
CLKout4 to CLKout7 | R3[21] |
CLKout8 to CLKout11 | R3[22] |
R3[20, 21, 22] | DEFINITION |
---|---|
0 | 5 cycle delay enabled in CLKoutX_Y |
1 | 5 cycle delay disabled in CLKoutX_Y |