ZHCSEN4E September 2015 – April 2018 LMK03318
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
lDD | Core current consumption, per block | Primary input (differential or single-ended) - active | 10 | mA | ||
Secondary input (differential or single-ended) - active | 10 | |||||
Secondary input (XO) - active | 11 | |||||
PLL doubler - active | 4 | |||||
PLL block – active | 110 | |||||
Control block | 53 | |||||
IDDO | Output current consumption, per block | Output channel (MUX and Divider only) – active | 46 | mA | ||
AC-LVDS driver (one pair)
AC-coupled to 100 Ω differential |
10 | |||||
AC-LVPECL driver (one pair), AC-coupled to 100 Ω differential | 18 | |||||
AC-CML driver (one pair), AC-coupled to 100 Ω differential | 16 | |||||
HCSL driver (one pair)
50 Ω to GND |
25 | |||||
1.8-V LVCMOS driver (two outputs), 100 MHz, 5 pF load(2) | 10 | |||||
3.3-V LVCMOS driver on STATUS0, STATUS1, 100 MHz, 5 pF load(2) | 21 | |||||
IDD_IN | Current consumption, per supply pin | Inputs:
- PRI input enabled, set to LVDS mode - SEC input enabled, set to crystal mode - Input MUX set to auto select - Reference clock is 25 MHz - R dividers set to 1 PLL: - M divider = 1 - Doubler enabled - ICP = 6.4 mA - Loop bandwidth = 400 kHz - VCO Frequency = 5 GHz - Feedback divider = 100 - Post divider = 8 Outputs: - OUT[0-7] = 156.25 MHz LVPECL - STATUS1: Loss of lock PLL - STATUS0: Loss of secondary reference Power Supplies: - VDD_IN, VDD_PLL, VDD_LDO, VDD_DIG = 3.3 V - VDDO_xx = 3.3 V |
48 | 65 | mA | |
IDD_PLL | 128 | 158 | mA | |||
IDD_LDO | 15 | 30 | mA | |||
IDD_DIG | 19 | 38 | mA | |||
IDDO_01 | 85 | 105 | mA | |||
IDDO_23 | 85 | 105 | mA | |||
IDDO_4 | 58 | 75 | mA | |||
IDDO_5 | 58 | 75 | mA | |||
IDDO_6 | 58 | 75 | mA | |||
IDDO_7 | 58 | 75 | mA | |||
IDD-PD | Total device, LMK03318 | Power down (PDN = 0) | 30 | 50 | mA |