ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
To calculate the minimum PLL2 digital lock time given a PLL2 phase detector frequency of 245.76 MHz, PLL2_LOCK_DET_CYC_CNT_INITAL = 32768, and PLL2_LOCK_DET_CYC_CNT = 16384. Then the minimum digital lock time assert time of PLL2 is PLL2 Lock time (Initial) + PLL2 Lock time = (32768 / 245.76 MHz) + (16384 / 245.76 MHz) = 200 µs.