ZHCSG17B January 2017 – July 2019 LMK04610
PRODUCTION DATA.
Fixed digital delay value takes effect on the clock outputs after a SYNC event. As such, the outputs are LOW for a while during the SYNC event. Applications that cannot accept clock breakup when adjusting digital delay should use dynamic digital delay.
REGISTER NAME | DESCRIPTION |
---|---|
HS_EN_CHx | Enables a Half-Step for Channel X: 0.5 / VCO frequency / Prescaler |
CHx_DDLY | Sets number of Digital Delay steps for Channel X. The channel delays 0 to 255 Clock Distribution Path periods compared to other channels. |