ZHCSPJ6A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
These registers set the delay of the SYSREF digital delay value.
MSB | LSB |
---|---|
0x13C[4:0] / SYSREF_DDLY[12:8] | 0x13D[7:0] / SYSREF_DDLY[7:0] |
REGISTER | BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|---|
0x13C | 7:5 | NA | 0 | Reserved | |
0x13C | 4:0 | SYSREF_DDLY[12:8] | 0 | Sets the value of the SYSREF digital delay. | |
Field Value | Delay Value | ||||
0x00 to 0x07 | Reserved | ||||
8 (0x08) | 8 | ||||
0x13D | 7:0 | SYSREF_DDLY[7:0] | 8 | 9 (0x09) | 9 |
... | ... | ||||
8190 (0x1FFE) | 8190 | ||||
8191 (0X1FFF) | 8191 |