ZHCSPJ6A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
These bits are used when synchronizing PLL1 and PLL2 R dividers.
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7 | NA | 0 | Reserved | |
6 | PLL1R_SYNC_EN | 0 | Enable synchronization for
PLL1 R divider 0: Not enabled 1: Enabled | |
5:4 | PLL1R_SYNC_SRC | 0 | Select the source for PLL1 R divider synchronization | |
Field Value | Definition | |||
0 (0x00) | Reserved | |||
1 (0x01) | SYNC Pin | |||
2 (0x02) | CLKIN0 | |||
3 (0x03) | Reserved | |||
3 | PLL2R_SYNC_EN | 0 | Enable synchronization for
PLL2 R divider. Synchronization for PLL2 R always comes from the
SYNC pin. 0: Not enabled 1: Enabled | |
2 | FIN0_DIV2_EN | 0 | Sets the input path to use
or bypass the divide-by-2. 0: Bypassed (÷1) 1: Divided (÷2) | |
1:0 | FIN0_INPUT_TYPE | 0 | Program input type to hardware interface used. | |
Field Value | Definition | |||
0 (0x00) | Differential Input | |||
1 (0x01) | Single Ended Input (FIN0_P) | |||
2 (0x02) | Single Ended Input (FIN0_N) | |||
3 (0x03) | Reserved |