ZHCSPJ6A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
To calculate the minimum PLL2 digital lock time given a PLL2 phase detector frequency of 40 MHz and PLL2_DLD_CNT = 10,000. Then, the minimum lock time of PLL2 will be 10,000 / 40 MHz = 250 µs.