ZHCSPJ6A October 2022 – November 2022 LMK04832-SEP
PRODUCTION DATA
This register sets the number of dynamic digital delay adjustments that will occur. Upon programming, the dynamic digital delay adjustment begins for each clock output with dynamic digital delay enabled. Dynamic digital delay can only be started by SPI.
Other registers must be set: SYNC_MODE = 3
BIT | NAME | POR DEFAULT | DESCRIPTION | |
---|---|---|---|---|
7:0 | DDLYd_STEP_CNT | 0 | Sets the number of dynamic digital delay adjustments that will occur. | |
Field Value | Dynamic Digital Delay Adjustments | |||
0 (0x00) | No Adjust | |||
1 (0x01) | 1 step | |||
2 (0x02) | 2 steps | |||
3 (0x03) | 3 steps | |||
... | ... | |||
254 (0xFE) | 254 steps | |||
255 (0xFF) | 255 steps |