ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
For each REF-DPLL block, the reference input mux selection can be done automatically using an internal state machine with a configurable input priority scheme, or manually through software register control or hardware pin control. The input mux can select from IN0 to IN3. Additionally, DPLL1 can select IN5 as an internal loopback clock divided-down from PLL2's VCO (VCO2 FB clock), and DPLL2 can select IN4 as an internal loopback clock from PLL1's VCO (VCO1 FB clock).
The priority for all inputs can be assigned for each DPLL through registers. The priority ranges from 0 to 6, where 0 means Ignored (never select) and 1 to 6 are highest (1st) to lowest (6th) priority. When two or more inputs are configured with the same priority setting, the reference input with the lowest index (INx) will be given higher priority.
The currently selected reference input for each DPLL can be read through the status pin or register.