ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
STATUS[1:0] and GPIO[6:5] pins can be configured to output various status signals and interrupt flag for device diagnostic and debug purposes. The status signal, output driver type, and output polarity settings are programmable. The status output signals available at these pins for each device block monitored are listed in Equation 10. When the status signal is asserted, the status output will be active high (assuming the status polarity is not set to active low).
DEVICE BLOCK MONITORED | STATUS SIGNAL (ACTIVE HIGH) |
---|---|
XO | XO Input Loss of Signal (LOS) |
TCXO | TCXO Input Loss of Signal (LOS) |
APLL1, APLL2 | APLLx Lock Detected (LOL) |
PLLx VCO Calibration Active | |
APLLx N Divider, div-by-2 | |
EEPROM | EEPROM Active |
All Inputs and PLLs | Interrupt (INTR) |
REF0 to REF3 (IN0 to IN3) | REFx Monitor Divider Output, div-by-2 |
REFx Amplitude Monitor Fault | |
REFx Frequency Monitor Fault | |
REFx Missing or Early Pulse Monitor Fault | |
REFx Validation Timer Active | |
REFx Phase Validation Monitor Fault | |
DPLL1, DPLL2 | DPLLx R Divider, div-by-2 |
DPLLx REF N Divider, div-by-2 | |
DPLL TCXO M Divider, div-by-2 | |
DPLLx TCXO N Divider, div-by-2 | |
DPLLx REFn Selected | |
DPLLx Holdover Active | |
DPLLx Reference Switchover Event | |
DPLLx Tuning History Update | |
DPLLx Loss of Lock (LOFL) |