ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
Each of the six output channels has an output divider after the output mux. OUT2 and OUT3 share an output divider, as do OUT4 and OUT5. OUT0, OUT1, OUT6, and OUT7 have their own output dividers. The output divider is used to generate the final output clock frequency from the source selected by the output mux.
OUT1 to OUT6 channels have 20-bit dividers that can support output frequencies from 2 kHz to 750 MHz (or up to the maximum fOUT frequency for the configured output driver type). It is possible to configure the PLL post-divider and output divider to achieve higher clock frequencies, but the driver's output swing may fall out of specification depending on the output type).
OUT0 and OUT7 channels each have cascaded 11-bit (MSB) and 20-bit (LSB) output dividers to support output frequencies from 1 Hz (1 PPS) to 750 MHz. In this case, the total output divide value is the product of the MSB and LSB output divider values.
Each output divider is powered from the same VDDO_x supply used for the clock output drivers. The output divider can be powered down if not used to reduce power. Each output divider is automatically powered down when its output driver is powered down, or when both output drivers are powered down for OUT[2:3] or OUT[4:5].