ZHCSHN9A February 2018 – April 2018 LMK05028
PRODUCTION DATA.
Each clock output can be individually configured as a differential driver (AC-LVDS/CML/LVPECL), HCSL driver, or LVCMOS driver (1.8 V or 2.5 V). Otherwise, it can be powered down if not used. OUT2 and OUT3 share an output supply, as do OUT4 and OUT5. OUT0, OUT1, OUT6, and OUT7 have their own output supplies. Each output supply can be separately powered by 1.8 V, 2.5 V, or 3.3 V for a differential or HCSL output, or 1.8 V or 2.5 V for an LVCMOS output. Each output channel has its own internal LDO regulator to provide excellent power supply noise rejection (PSNR) and minimize supply-noise induced jitter and spurs. The output clock specifications (for example, output swing, phase noise, jitter, and so forth) for differential and HCSL drivers are not sensitive to the VDDO_x voltage because these driver modes are powered through the channel's internal LDO regulator. When an output channel is left unpowered, the channel does not generate any clocks and will not interfere with other output channels that are powered-on.
OUT_x_TYPE | OUTPUT TYPE |
---|---|
00h | Disabled |
10h | AC-LVDS |
14h | AC-CML |
18h | AC-LVPECL |
2Ch | HCSL (External 50-Ω to GND) |
2Dh | HCSL (Internal 50-Ω to GND) |
30h | LVCMOS (HiZ / HiZ) |
32h | LVCMOS (HiZ / –) |
33h | LVCMOS (HiZ / +) |
35h | LVCMOS (Low / Low) |
38h | LVCMOS (– / HiZ) |
3Ah | LVCMOS (– / –) |
3Bh | LVCMOS (– / +) |
3Ch | LVCMOS (+ / HiZ) |
3Eh | LVCMOS (+ / –) |
3Fh | LVCMOS (+ / +) |