ZHCSLM0A May 2020 – January 2021 LMK5B12204
PRODUCTION DATA
When started in I2C mode (HW_SW_CTRL = 0 or 1), the LMK5B12204 operates as an I2C slave and supports bus rates of 100 kHz (standard mode) and 400 kHz (fast mode). Slower bus rates can work as long as the other I2C specifications are met.
In EEPROM mode, the LMK5B12204 can support up to four different I2C addresses depending on the GPIO1 pins. The 7-bit I2C address is 11001xxb, where the two LSBs are determined by the GPIO1 input levels sampled at device POR and the five MSBs (11001b) are initialized from the EEPROM. In ROM mode, the two LSBs are fixed to 00b, while the five MSB (11001b) are initialized from the EEPROM.