ZHCSLM0A May 2020 – January 2021 LMK5B12204
PRODUCTION DATA
The STATUS0 and STATUS1 pins can be configured to output various status signals and interrupt flags for device diagnostics and debug purposes. The status signal, output driver type, and output polarity settings are programmable. The status signals available at these pins are listed in Table 9-6. When the status signal is asserted, the status output will be driven high (active high), assuming the output polarity is not inverted (or active low).
DEVICE BLOCK MONITORED | STATUS SIGNAL (ACTIVE HIGH) |
---|---|
XO | XO Loss of Signal (LOS) |
APLL1 and APLL2 | APLLx Lock Detected ( LOL) |
APLLx VCO Calibration Active | |
APLLx N Divider, divide-by-2 | |
APLLx Digital Lock Detect (DLD) | |
APLL2 R Divider, divide-by-2 | |
EEPROM | EEPROM Active |
All Inputs and PLLs | Interrupt (INTR) |
PRIREF and SECREF | PRIREF/SECREF Monitor Divider Output, divide-by-2 |
PRIREF/SECREF Amplitude Monitor Fault | |
PRIREF/SECREF Missing or Early Pulse Monitor Fault | |
PRIREF/SECREF Validation Timer Active | |
PRIREF/SECREF Phase Validation Monitor Fault | |
DPLL | DPLL R Divider, divide-by-2 |
DPLL FB Divider, divide-by-2 | |
DPLL Phase Lock Detected ( LOPL) | |
DPLL PRIREF/SECREF Selected | |
DPLL Holdover Active | |
DPLL Reference Switchover Event | |
DPLL Tuning History Update | |
DPLL FastLock Active | |
DPLL Loss of Lock (LOFL) |