ZHCSMJ6B November 2020 – March 2021 LMK5C33216
PRODUCTION DATA
The DPLL phase locks the APLL VCO to the DPLL VCO frequency by updating the actual APLL numerator value and is calculated using Equation 5. Each DPLL can have two different values for DPLL N to allow locking to the same VCO frequency using two different TDC frequencies. DPLLx_REF#_FB_SEL register selects which DPLL N value is used.
where