ZHCSGL5C March 2017 – April 2019 LMX2594
PRODUCTION DATA.
D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
R69 | MASH_RST_COUNT[31:16] | |||||||||||||||
R70 | MASH_RST_COUNT[15:0] |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Location | Field | Type | Reset | Description |
---|---|---|---|---|
R69[15:0]
R70[15:0] |
MASH_RST_COUNT | R/W | 50000 | If the designer does not use this device in fractional mode with VCO_PHASE_SYNC = 1, then this field can be set to 0. In phase-sync mode with fractions, this bit is used so that there is a delay for the VCO divider after the MASH is reset. This delay must be set to greater than the lock time of the PLL. It does impact the latency time of the SYNC feature. |