7.6.1.2 R1 Register (Address = 0x1) [reset = 0x4]
R1 is shown in Figure 32 and described in Table 23.
Return to Summary Table.
Figure 32. R1 Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
RESERVED |
CAL_CLK_DIV |
R-0x0 |
R/W-0x4 |
|
Table 23. R1 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-3 |
RESERVED |
R |
0x0 |
|
2-0 |
CAL_CLK_DIV |
R/W |
0x4 |
Divides down the Fosc frequency to the state machine clock (SM_CLK) frequency. SM_CLK = Fosc/(2CAL_CLK_DIV). Ensure that the state machine clock frequency 50 MHz or less.
0x0 = Up to 50 MHz
0x1 = Up to 100 MHz
0x2 = Up to 200 MHz
0x3 = Up to 400 MHz
0x4 = Up to 800 MHz
0x5 = Greater than 800 MHz
|