ZHCSKL5D November 2019 – March 2022 LMX2694-EP
PRODUCTION DATA
R71 is shown in Figure 7-81 and described in Table 7-91.
Return to Summary Table.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0x0 | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SYSREF_DIV_PRE | SYSREF_PULSE | SYSREF_EN | SYSREF_REPEAT | RESERVED | |||
R/W-0x4 | R/W-0x0 | R/W-0x0 | R/W-0x0 | R/W-0x0 | |||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-8 | RESERVED | R/W | 0x0 | Program 0x0 to this field. |
7-5 | SYSREF_DIV_PRE | R/W | 0x4 | This divider is used to get the frequency input to the SYSREF interpolater within acceptable limits.
0x2 = Divided by 2 0x4 = Divided by 4 |
4 | SYSREF_PULSE | R/W | 0x0 | When in master mode (SYSREF_REPEAT = 0), this allows multiple pulses (as determined by SYSREF_PULSE_CNT) to be sent out whenever the SYSREFREQ pin goes high.
0x0 = Disabled 0x1 = Enable |
3 | SYSREF_EN | R/W | 0x0 | Enables SYSREF mode.
0x0 = Disabled 0x1 = Enabled |
2 | SYSREF_REPEAT | R/W | 0x0 | Defines SYSREF mode. In Master mode, SYSREF pulses are generated continuously at the output. In Repeater mode, SYSREF pulses are generated in response to the SYSREFREQ pin. 0x0 = Master mode 0x1 = Repeater Mode |
1-0 | RESERVED | R/W | 0x0 | Program 0x0 to this field. |