ZHCSO17C November 2019 – March 2022 LMX2694-SEP
PRODUCTION DATA
R0 is shown in Figure 7-10 and described in Table 7-20.
Return to Summary Table.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | VCO_PHASE_SYNC | RESERVED | OUT_MUTE | FCAL_HPFD_ADJ | |||
R/W-0x0 | R/W-0x0 | R/W-0x8 | R/W-0x0 | R/W-0x0 | |||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FCAL_HPFD_ADJ | RESERVED | FCAL_EN | MUXOUT_LD_SEL | RESET | POWERDOWN | ||
R/W-0x0 | R/W-0x0 | R/W-0x1 | R/W-0x1 | R/W-0x0 | R/W-0x0 | ||
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | RESERVED | R/W | 0x0 | Program 0x0 to this field. |
14 | VCO_PHASE_SYNC | R/W | 0x0 | Enables phase SYNC. In this state, part of the channel divider is put in the feedback path to ensure deterministic phase. The action of toggling this bit from 0 to 1 also sends an asynchronous SYNC pulse.
0x0 = Normal operation 0x1 = Phase SYNC enabled |
13-10 | RESERVED | R/W | 0x8 | Program 0x8 to this field. |
9 | OUT_MUTE | R/W | 0x0 | Mute the outputs (RFOUTA / RFOUTB) when the VCO is calibrating.
0x0 = Disabled 0x1 = Muted |
8-7 | FCAL_HPFD_ADJ | R/W | 0x0 | Set this field in accordance to the phase detector frequency for optimal VCO calibration.
0x0 = fPD ≤ 100 MHz 0x1 = 100 MHz < fPD ≤ 150 MHz 0x2 = 150 MHz < fPD ≤ 200 MHz 0x3 = fPD > 200 MHz |
6-4 | RESERVED | R/W | 0x0 | Program 0x1 to this field. |
3 | FCAL_EN | R/W | 0x1 | Writing register R0 with this bit set to a '1' enables and triggers the VCO frequency calibration.
0x0 = No VCO frequency calibration 0x1 = Enabled |
2 | MUXOUT_LD_SEL | R/W | 0x1 | Selects the functionality of the MUXOUT pin.
0x0 = Register readback 0x1 = Lock detect |
1 | RESET | R/W | 0x0 | Register reset. This resets all registers and state machines. After writing a '1', you must write a '0' to remove the reset. It is recommended to toggle the RESET bit before programming the part to ensure consistent performance.
0x0 = Normal operation 0x1 = Reset |
0 | POWERDOWN | R/W | 0x0 | Powers down device.
0x0 = Normal operation 0x1 = Powered down |