ZHCSQG6A March 2022 – May 2022 LP5891
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
The LP5891 has an internal frequency multiplier to generate the GCLK by SCLK. The GCLK frequency can be configured by FREQ_MOD (See FC0 for more details) and FREQ_MUL (see FC0 for more details ) from 40 MHz to 160 MHz. As Figure 7-6 shows, if the GCLK frequency is not higher than 80 MHz, the GCLK_MOD is set to 0 to disable the bypass switch (enable the ½ divider), while the GCLK frequency is higher than 80 MHz, the GCLK_MOD is set to 1 to enable the bypass switch (disable the ½ divider).