ZHCSJ52A December 2019 – August 2021 LP875701-Q1
PRODUCTION DATA
Address: 0x16
D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
GPIO2_SHUTDOWN_DELAY[3:0] | GPIO2_STARTUP_DELAY[3:0] |
Bits | Field | Type | Default | Description |
---|---|---|---|---|
7:4 | GPIO2_SHUTDOWN_DELAY[3:0] | R/W | X | Delay for the GPIO2 falling edge from the falling edge of the ENx signal (the DOUBLE_DELAY bit is set to 0h in the CONFIG register and the HALF_DELAY bit is set to 0h in the PGOOD_CTRL2 register). For other delay options, see the Start-Up and Shutdown Delays table. 0h = 0 ms 1h = 1 ms Fh = 15 ms |
3:0 | GPIO2_STARTUP_DELAY[3:0] | R/W | X | Delay for the GPIO2 rising edge from the rising edge of the ENx signal (the DOUBLE_DELAY bit is set to 0h in the CONFIG register and the HALF_DELAY bit is set to 0h in the PGOOD_CTRL2 register). For other delay options, see the Start-Up and Shutdown Delays table. 0h = 0 ms 1h = 1 ms Fh = 15 ms |