ZHCSRT4 august   2023 LV5144

PRODUCTION DATA  

  1.   1
  2. 特性
  3. 应用
  4. 说明
  5. Revision History
  6. 说明(续)
  7. Pin Configuration and Functions
    1. 6.1 Wettable Flanks
  8. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Typical Characteristics
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Input Range (VIN)
      2. 8.3.2  Output Voltage Setpoint and Accuracy (FB)
      3. 8.3.3  High-Voltage Bias Supply Regulator (VCC)
      4. 8.3.4  Precision Enable (EN/UVLO)
      5. 8.3.5  Power Good Monitor (PGOOD)
      6. 8.3.6  Switching Frequency (RT, SYNCIN)
        1. 8.3.6.1 Frequency Adjust
        2. 8.3.6.2 Clock Synchronization
      7. 8.3.7  Configurable Soft Start (SS/TRK)
        1. 8.3.7.1 Tracking
      8. 8.3.8  Voltage-Mode Control (COMP)
      9. 8.3.9  Gate Drivers (LO, HO)
      10. 8.3.10 Current Sensing and Overcurrent Protection (ILIM)
      11. 8.3.11 OCP Duty Cycle Limiter
    4. 8.4 Device Functional Modes
      1. 8.4.1 Shutdown Mode
      2. 8.4.2 Standby Mode
      3. 8.4.3 Active Mode
      4. 8.4.4 Diode Emulation Mode
      5. 8.4.5 Thermal Shutdown
  10. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Design and Implementation
      2. 9.1.2 Power Train Components
        1. 9.1.2.1 Inductor
        2. 9.1.2.2 Output Capacitors
        3. 9.1.2.3 Input Capacitors
        4. 9.1.2.4 Power MOSFETs
      3. 9.1.3 Control Loop Compensation
      4. 9.1.4 EMI Filter Design
    2. 9.2 Typical Applications
      1. 9.2.1 Design 1 – 12-A High-Efficiency Synchronous Buck DC/DC Regulator
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curves
      2. 9.2.2 Design 2 – High Density, 12-V, 8-A Rail From 48-V Telecom Power
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
        3. 9.2.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
        1. 9.4.1.1 Power Stage Layout
        2. 9.4.1.2 Gate Drive Layout
        3. 9.4.1.3 PWM Controller Layout
        4. 9.4.1.4 Thermal Design and Layout
        5. 9.4.1.5 Ground Plane Design
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Device Support
      1. 10.1.1 第三方米6体育平台手机版_好二三四免责声明
      2. 10.1.2 Development Support
    2. 10.2 Documentation Support
      1. 10.2.1 Related Documentation
        1. 10.2.1.1 PCB Layout Resources
        2. 10.2.1.2 Thermal Design Resources
    3. 10.3 接收文档更新通知
    4. 10.4 支持资源
    5. 10.5 Trademarks
    6. 10.6 静电放电警告
    7. 10.7 术语表
  12. 11Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Control Loop Compensation

The poles and zeros inherent to the power stage and compensator are respectively illustrated by red and blue dashed rings in the schematic embedded in Table 9-2. The compensation network typically employed with voltage-mode control is a Type-III circuit with three poles and two zeros. One compensator pole is located at the origin to realize high DC gain. The normal compensation strategy uses two compensator zeros to counteract the LC double pole, one compensator pole located to nullify the output capacitor ESR zero, with the remaining compensator pole located at one-half switching frequency to attenuate high frequency noise. The resistor divider network to FB determines the desired output voltage. Note that the lower feedback resistor, RFB2, has no impact on the control loop from an AC standpoint because the FB node is the input to an error amplifier and is effectively at AC ground. Hence, the control loop is designed irrespective of output voltage level. The proviso here is the necessary output capacitance derating with bias voltage and temperature.

Table 9-2 Buck Regulator Poles and Zeros
GUID-D4098631-4FEF-4AC8-86AC-BCF71EF8292F-low.svg
POWER STAGE POLESPOWER STAGE ZEROSCOMPENSATOR POLESCOMPENSATOR ZEROS
GUID-0D136043-BA74-4A57-8D31-CB1B3A602C4A-low.gif(1)(2)GUID-A4EB4CCB-98D6-49EA-8D66-C91D9CD174E0-low.gifGUID-9618C90C-22CC-439D-BD62-5BBA08C7C5E6-low.gifGUID-BC66AF74-5277-4A69-A694-582CE2795831-low.gif
GUID-C803E9F0-A204-4EE6-837A-325BC632813E-low.gifGUID-05F64813-666C-4C7E-B882-11DF139A0E2A-low.gifGUID-9A4123D2-AEBC-415E-A1A1-5DB7BB48800B-low.gif
RESR represents the ESR of the output capacitor COUT.
RDAMP = D · RDS(on)high-side + (1–D) · RDS(on) low-side + RDCR, shown as a lumped element in the schematic, represents the effective series damping resistance.

The small-signal open-loop response of a buck regulator is the product of modulator, power train and compensator transfer functions. The power stage transfer function can be represented as a complex pole pair associated with the output LC filter and a zero related to the ESR of the output capacitor. The DC (and low frequency) gain of the modulator and power stage is VIN/VRAMP. The gain from COMP to the average voltage at the input of the LC filter is held essentially constant by the PWM line feedforward feature of the LV5144 (15 V/V or 23.5 dB).

Complete expressions for small-signal frequency analysis are presented in Table 9-3. The transfer functions are denoted in normalized form. While the loop gain is of primary importance, a regulator is not specified directly by its loop gain but by its performance related characteristics, namely closed-loop output impedance and audio susceptibility.

Table 9-3 Buck Regulator Small-Signal Analysis
TRANSFER FUNCTIONEXPRESSION
Open-loop transfer functionGUID-2D5D0AE2-9EB1-4949-988E-63A58CD1B860-low.gif
Duty-cycle-to-output transfer functionGUID-312C851E-99F6-4174-8B74-795CF26A262F-low.gif
Compensator transfer function(1)GUID-040F86D0-DB87-40BE-89DF-3F2CA9F3EB70-low.gif
Modulator transfer functionGUID-C0790E47-EEE8-4F11-AD12-808BC05BC1D7-low.gif
Kmid = RC1/RFB1 is the mid-band gain of the compensator. By expressing one of the compensator zeros in inverted zero format, the mid-band gain is denoted explicitly.

Figure 9-2 shows the open-loop response gain and phase. The poles and zeros of the system are marked with x and o symbols, respectively, and a + symbol indicates the crossover frequency. When plotted on a log (dB) scale, the open-loop gain is effectively the sum of the individual gain components from the modulator, power stage, and compensator (see Figure 9-3). The open-loop response of the system is measured experimentally by breaking the loop, injecting a variable-frequency oscillator signal, and recording the ensuing frequency response using a network analyzer setup.

GUID-C3D96D24-760C-407B-A1ED-1DF1D5E81A36-low.gifFigure 9-2 Typical Buck Regulator Loop Gain and Phase With Voltage-Mode Control

If the pole located at ωp1 cancels the zero located at ωESR and the pole at ωp2 is located well above crossover, the expression for the loop gain, Tv(s) in Table 9-3, can be manipulated to yield the simplified expression given in Equation 14.

Equation 14. GUID-1DE5E37B-C71F-4DD5-9C54-217D0641E2E8-low.gif

Essentially, a multi-order system is reduced to a single-order approximation by judicious choice of compensator components. A simple solution for the crossover frequency (denoted as fc in Figure 9-2) with Type-III voltage-mode compensation is derived as shown in Equation 15 and Equation 16.

Equation 15. GUID-4F1D1EE6-E68A-44A8-8C5B-6280537E3AC9-low.gif
Equation 16. GUID-3F151A3C-57DC-4548-9603-D826F902FB6D-low.gif
GUID-E48088C1-5CE1-44F0-BA53-2617E4AF8AE7-low.gifFigure 9-3 Buck Regulator Constituent Gain Components

The loop crossover frequency is usually selected between one-tenth to one-fifth of switching frequency. Inserting an appropriate crossover frequency into Equation 16 gives a target for the mid-band gain of the compensator, Kmid. Given an initial value for RFB1, RFB2 is then selected based on the desired output voltage. Values for RC1, RC2, CC1, CC2, and CC3 are calculated from the design expressions listed in Table 9-4, with the premise that the compensator poles and zeros are set as follows: ωz1 = 0.5·ωo, ωz2 = ωo, ωp1 = ωSW/2, and ωp2 = ωESR.

Table 9-4 Compensation Component Selection
RESISTORSCAPACITORS
GUID-1B9CAA90-910B-4830-81A0-8F97AD24404F-low.gifGUID-F9BA6837-2721-4F7E-BEA2-85D22BB6F311-low.gif
GUID-FD91EEF4-D61D-41BD-BC4C-7A819B8B8386-low.gifGUID-0CC58E24-647A-4B76-9672-04FAC8757B3C-low.gif
GUID-DA6459B1-43CA-4127-A9A6-9906990B1E76-low.gifGUID-EE1CBBC3-1442-4EC8-BB9C-5E10C8DBE950-low.gif

Referring to the bode plot in Figure 9-2, the phase margin, indicated as φM, is the difference between the loop phase and –180° at crossover. A target of 50° to 70° for this parameter is considered ideal. Additional phase boost is dialed in by locating the compensator zeros at a frequency lower than the LC double pole. This helps mitigate the phase dip associated with the LC filter, particularly at light loads when the Q-factor is higher and the phase dip becomes especially prominent. The ramification of low phase in the frequency domain is an under-damped transient response in the time domain.

The power supply designer now has all the necessary expressions to optimally position the loop crossover frequency while maintaining adequate phase margin over the required line, load and temperature operating ranges. The LV5144 Quickstart Calculator is available to expedite these calculations and to adjust the bode plot as needed.