ZHCSPQ3A december 2022 – april 2023 MCF8315A
PRODUCTION DATA
TI recommends adding a 200-ms delay after VM power-up or device wake-up (from sleep mode) before giving a speed command over SPEED pin or I2C interface. In applications wherein a non-zero speed command is applied before VM is powered up, adding a circuit (red box in Figure 8-2) to introduce a 200-ms delay will ensure optimal motor start-up performance.
R, C values in the delay circuit (470-kΩ, 47-kΩ, 2.2-µF) are designed to ensure the divided down voltage at the AND gate input is > VIH at lowest operating value of VM while also ensuring the divided down voltage does not exceed the maximum allowable voltage at the AND gate input at highest operating VM. R, C values should also be designed to provide at least 200-ms delay to reach VIH at lowest operating value of VM.