ZHCS406R August 2010 – September 2018 MSP430F5131 , MSP430F5132 , MSP430F5151 , MSP430F5152 , MSP430F5171 , MSP430F5172
PRODUCTION DATA.
The interrupt vectors and the power-up start address are in the address range 0FFFFh to 0FF80h (see Table 6-3). The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.
INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY |
---|---|---|---|---|
System Reset
Power up External reset Watchdog time-out, key violation Flash memory key violation |
WDTIFG, KEYV (SYSRSTIV)(1)(3) | Reset | 0FFFEh | 63, highest |
System NMI
PMM Vacant memory access JTAG mailbox |
SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG, VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG, JMBOUTIFG (SYSSNIV)(1) | (Non)maskable | 0FFFCh | 62 |
User NMI
NMI Oscillator fault Flash memory access violation |
NMIIFG, OFIFG, ACCVIFG (SYSUNIV)(1)(3) | (Non)maskable | 0FFFAh | 61 |
Comp_B | CBIIFG, CBIFG (CBIV)(1)(2) | Maskable | 0FFF8h | 60 |
TEC0 | TEC0FLTIFG, TEC0EXCLRIFG, TEC0AXCLRIFG(1)(2) | Maskable | 0FFF6h | 59 |
TD0 | TD0CCR0 CCIFG0 (2) | Maskable | 0FFF4h | 58 |
TD0 | TD0CCR1 CCIFG1, ... TD0CCR2 CCIFG2, TD0IFG, TD0HFLIFG, TD0HFHIFG, TD0HLKIFG, TD0HUNLKIFG (TD0IV)(1)(2) | Maskable | 0FFF2h | 57 |
Watchdog Timer_A interval timer mode | WDTIFG | Maskable | 0FFF0h | 56 |
USCI_A0 receive or transmit | UCA0RXIFG, UCA0TXIFG (UCA0IV)(1)(2) | Maskable | 0FFEEh | 55 |
USCI_B0 receive or transmit | UCB0RXIFG, UCB0TXIFG, I2C Status Interrupt Flags (UCB0IV)(1)(2) | Maskable | 0FFECh | 54 |
ADC10_A (MSP430F51x2 only) | ADC10IFG0, ADC10INIFG, ADC10LOIFG, ADC10HIIFG, ADC10TOVIFG, ADC10OVIFG (ADC10IV)(1)(2) | Maskable | 0FFEAh | 53 |
TA0 | TA0CCR0 CCIFG0(2) | Maskable | 0FFE8h | 52 |
TA0 | TA0CCR1 CCIFG1 ... TA0CCR2 CCIFG2,
TA0IFG (TA0IV)(1)(2) |
Maskable | 0FFE6h | 51 |
DMA | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV)(1)(2) | Maskable | 0FFE4h | 50 |
TEC1 | TEC1FLTIFG, TEC1EXCLRIFG, TEC1AXCLRIFG(1)(2) | Maskable | 0FFE2 | 49 |
TD1 | TD1CCR0 CCIFG0(2) | Maskable | 0FFE0h | 48 |
TD1 | TD1CCR1 CCIFG1 ... TD1CCR2 CCIFG2,
TD1IFG, TD1HFLIFG, TD1HFHIFG, TD1HLKIFG, TD1HUNLKIFG (TD1IV)(1)(2) |
Maskable | 0FFDEh | 47 |
I/O port P1 | P1IFG.0 to P1IFG.7 (P1IV)(1)(2) | Maskable | 0FFDCh | 46 |
I/O port P2 | P2IFG.0 to P2IFG.7 (P2IV)(1)(2) | Maskable | 0FFDAh | 45 |
Reserved | Reserved(4) | 0FFD8h | 44 | |
⋮ | ⋮ | |||
0FF80h | 0, lowest |