ZHCSAJ5H November 2012 – September 2018 MSP430F5212 , MSP430F5214 , MSP430F5217 , MSP430F5219 , MSP430F5222 , MSP430F5224 , MSP430F5229
PRODUCTION DATA.
TA1 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA1 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-12). TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
RGC, ZQE, YFF | RGZ | RGC, ZQE, YFF | RGZ | |||||
24, G5, D7-P1.6 | 19-P1.6 | TA1CLK | TACLK | Timer | NA | NA | ||
ACLK (internal) | ACLK | |||||||
SMCLK (internal) | SMCLK | |||||||
24, G5, D7-P1.6 | 19-P1.6 | TA1CLK | TACLK | |||||
25, H5, D6-P1.7 | 20-P1.7 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | 25, H5, D6-P1.7 | 20-P1.7 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
26, J5, E8-P2.0 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | 26, J5, E8-P2.0 | ||
CBOUT (internal) | CCI1B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
27, G6, D5-P2.1 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | 27, G6, D5-P2.1 | ||
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC |