ZHCSIR7N March 2009 – September 2018 MSP430F5513 , MSP430F5514 , MSP430F5515 , MSP430F5517 , MSP430F5519 , MSP430F5521 , MSP430F5522 , MSP430F5524 , MSP430F5525 , MSP430F5526 , MSP430F5527 , MSP430F5528 , MSP430F5529
PRODUCTION DATA.
TA2 is a 16-bit timer and counter (Timer_A type) with three capture/compare registers. TA2 can support multiple capture/compare registers, PWM outputs, and interval timing (see Table 6-13). TA2 also has extensive interrupt capabilities. Interrupts can be generated from the counter on overflow conditions and from each of the capture/compare registers.
INPUT PIN NUMBER | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER | ||
---|---|---|---|---|---|---|---|---|
RGC, YFF, ZQE | PN | RGC, YFF, ZQE | PN | |||||
28, E7, J6 - P2.2 | 31 - P2.2 | TA2CLK | TACLK | Timer | NA | NA | ||
ACLK (internal) | ACLK | |||||||
SMCLK (internal) | SMCLK | |||||||
28, E7, J6 - P2.2 | 31 - P2.2 | TA2CLK | TACLK | |||||
29, E6, H6 - P2.3 | 32 - P2.3 | TA2.0 | CCI0A | CCR0 | TA0 | TA2.0 | 29, E6, H6 - P2.3 | 32 - P2.3 |
DVSS | CCI0B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
30, F8, J7 - P2.4 | 33 - P2.4 | TA2.1 | CCI1A | CCR1 | TA1 | TA2.1 | 30, F8, J7 - P2.4 | 33 - P2.4 |
CBOUT (internal) | CCI1B | |||||||
DVSS | GND | |||||||
DVCC | VCC | |||||||
31, F7, J8 - P2.5 | 34 - P2.5 | TA2.2 | CCI2A | CCR2 | TA2 | TA2.2 | 31, F7, J8 - P2.5 | 34 - P2.5 |
ACLK (internal) | CCI2B | |||||||
DVSS | GND | |||||||
DVCC | VCC |