ZHCSIR7N March 2009 – September 2018 MSP430F5513 , MSP430F5514 , MSP430F5515 , MSP430F5517 , MSP430F5519 , MSP430F5521 , MSP430F5522 , MSP430F5524 , MSP430F5525 , MSP430F5526 , MSP430F5527 , MSP430F5528 , MSP430F5529
PRODUCTION DATA.
Figure 6-4 shows the port diagram. Table 6-48 summarizes the selection of the pin function.
PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | |
---|---|---|---|---|
P3DIR.x | P3SEL.x | |||
P3.0/UCB0SIMO/UCB0SDA | 0 | P3.0 (I/O) | I: 0; O: 1 | 0 |
UCB0SIMO/UCB0SDA(2)(3) | X | 1 | ||
P3.1/UCB0SOMI/UCB0SCL | 1 | P3.1 (I/O) | I: 0; O: 1 | 0 |
UCB0SOMI/UCB0SCL(2)(3) | X | 1 | ||
P3.2/UCB0CLK/UCA0STE | 2 | P3.2 (I/O) | I: 0; O: 1 | 0 |
UCB0CLK/UCA0STE(2)(4) | X | 1 | ||
P3.3/UCA0TXD/UCA0SIMO | 3 | P3.3 (I/O) | I: 0; O: 1 | 0 |
UCA0TXD/UCA0SIMO(2) | X | 1 | ||
P3.4/UCA0RXD/UCA0SOMI | 4 | P3.4 (I/O) | I: 0; O: 1 | 0 |
UCA0RXD/UCA0SOMI(2) | X | 1 | ||
P3.5/TB0.5(5) | 5 | P3.5 (I/O) | I: 0; O: 1 | 0 |
TB0.CCI5A | 0 | 1 | ||
TB0.5 | 1 | 1 | ||
P3.6/TB0.6(5) | 6 | P3.6 (I/O) | I: 0; O: 1 | 0 |
TB0.CCI6A | 0 | 1 | ||
TB0.6 | 1 | 1 | ||
P3.7/TB0OUTH/SVMOUT(5) | 7 | P3.7 (I/O) | I: 0; O: 1 | 0 |
TB0OUTH | 0 | 1 | ||
SVMOUT | 1 | 1 |