ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-2 shows the port diagram. Table 6-17 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P1DIR.x | P1SEL.x | P1MAPx | |||
P1.0/PM_TA0.0/
VeREF-/A2 |
0 | P1.0 (I/O) | I: 0; O: 1 | 0 | X |
TA0.CCI0A | 0 | 1 | default | ||
TA0.TA0 | 1 | 1 | default | ||
VeREF-/A2(1) | X | 1 | = 31 | ||
P1.1/PM_TA0.1/
VeREF+/A1 |
1 | P1.1 (I/O) | I: 0; O: 1 | 0 | X |
TA0.CCI1A | 0 | 1 | default | ||
TA0.TA1 | 1 | 1 | default | ||
VeREF+/A1(1) | X | 1 | = 31 |