ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-4 shows the port diagram. Table 6-19 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P1DIR.x | P1SEL.x | P1MAPx | |||
P1.3/PM_UCA0TXD/
PM_UCA0SIMO/R03 |
3 | P1.3 (I/O) | I: 0; O: 1 | 0 | X |
UCA0TXD/UCA0SIMO | X | 1 | default | ||
R03(1) | X | 1 | = 31 | ||
P1.4/PM_UCA1RXD/
PM_UCA1SOMI/ LCDREF/R13 |
4 | P1.4 (I/O) | I: 0; O: 1 | 0 | X |
UCA1RXD/UCA1SOMI | X | 1 | default | ||
LCDREF/R13(1) | X | 1 | = 31 | ||
P1.5/PM_UCA1TXD/
PM_UCA1SIMO/R23 |
5 | P1.5 (I/O) | I: 0; O: 1 | 0 | X |
UCA1TXD/UCA1SIMO | X | 1 | default | ||
R23(1) | X | 1 | = 31 |