ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-16 shows the port diagram. Table 6-36 through Table 6-38 summarize the selection of the pin functions.
PIN NAME (P4.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P4DIR.x | P4SEL.x | LCDS23... LCDS16 | |||
P4.0/S23 | 0 | P4.0 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S23 | X | X | 1 | ||
P4.1/S22 | 1 | P4.1 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S22 | X | X | 1 | ||
P4.2/S21 | 2 | P4.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S21 | X | X | 1 | ||
P4.3/S20 | 3 | P4.3 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S20 | X | X | 1 | ||
P4.4/S19 | 4 | P4.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S19 | X | X | 1 | ||
P4.5/S18 | 5 | P4.5 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S18 | X | X | 1 | ||
P4.6/S17 | 6 | P4.6 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S17 | X | X | 1 | ||
P4.7/S16 | 7 | P4.7 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S16 | X | X | 1 |
PIN NAME (P5.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P5DIR.x | P5SEL.x | LCDS15... LCDS8 | |||
P5.0/S15 | 0 | P5.0 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S15 | X | X | 1 | ||
P5.1/S14 | 1 | P5.1 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S14 | X | X | 1 | ||
P5.2/S13 | 2 | P5.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S13 | X | X | 1 | ||
P5.3/S12 | 3 | P5.3 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S12 | X | X | 1 | ||
P5.4/S11 | 4 | P5.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S11 | X | X | 1 | ||
P5.5/S10 | 5 | P5.5 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S10 | X | X | 1 | ||
P5.6/S9 | 6 | P5.6 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S9 | X | X | 1 | ||
P5.7/S8 | 7 | P5.7 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S8 | X | X | 1 |
PIN NAME (P6.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P6DIR.x | P6SEL.x | LCDS7... LCDS0 | |||
P6.0/S7 | 0 | P6.0 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S7 | X | X | 1 | ||
P6.1/S6 | 1 | P6.1 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S6 | X | X | 1 | ||
P6.2/S5 | 2 | P6.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S5 | X | X | 1 | ||
P6.3/S4 | 3 | P6.3 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S4 | X | X | 1 | ||
P6.4/S3 | 4 | P6.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S3 | X | X | 1 | ||
P6.5/S2 | 5 | P6.5 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S2 | X | X | 1 | ||
P6.6/S1 | 6 | P6.6 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S1 | X | X | 1 | ||
P6.7/S0 | 7 | P6.7 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S0 | X | X | 1 |