ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-18 shows the port diagram. Table 6-39 summarizes the selection of the pin functions.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | |||
---|---|---|---|---|---|---|
PJDIR.x | PJSEL.x | JTAG Mode Signal | ||||
PJ.0/SMCLK/TDO | 0 | PJ.0 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
SMCLK | 1 | 1 | 0 | |||
TDO(2) | X | X | 1 | |||
PJ.1/MCLK/TDI/TCLK | 1 | PJ.1 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
MCLK | 1 | 1 | 0 | |||
TDI/TCLK (2)(3) | X | X | 1 | |||
PJ.2/ADC10CLK/TMS | 2 | PJ.2 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
ADC10CLK | 1 | 1 | 0 | |||
TMS (2)(3) | X | X | 1 | |||
PJ.3/ACLK/TCK | 3 | PJ.3 (I/O)(1) | I: 0; O: 1 | 0 | 0 | |
ACLK | 1 | 1 | 0 | |||
TCK (2)(3) | X | X | 1 |