ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-7 shows the port diagram. Table 6-23 summarizes the selection of the pin functions.
PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
---|---|---|---|---|---|
P3DIR.x | P3SEL.x | P3MAPx | |||
P3.0/PM_TA2.0 | 0 | P3.0 (I/O) | I: 0; O: 1 | 0 | X |
TA2.CC10A | 0 | 1 | default | ||
TA2.TA0 | 1 | 1 | default | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
P3.1/PM_TA2.1 | 1 | P3.1 (I/O) | I: 0; O: 1 | 0 | X |
TA2.CCI1A | 0 | 1 | default | ||
TA2.TA1 | 1 | 1 | default | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
P3.2/PM_TACLK/ PM_RTCCLK | 2 | P3.2 (I/O) | I: 0; O: 1 | 0 | X |
TACLK | 0 | 1 | default | ||
RTCCLK | 1 | 1 | default | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
P3.3/PM_TA0.2 | 3 | P3.3 (I/O) | I: 0; O: 1 | 0 | X |
TA0.CCI2A | 0 | 1 | default | ||
TA0.TA2 | 1 | 1 | default | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 |