ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Table 4-8 lists the correct termination of unused pins.
PIN | POTENTIAL | COMMENT |
---|---|---|
AVCC | DVCC | |
AVSS | DVSS | |
Px.y | Open | Switched to port function, output direction (PxDIR.n = 1). Px.y represents port x and bit y of port x (for example, P1.0, P1.1, P2.2, PJ.0, PJ.1) |
XIN | DVSS | For dedicated XIN pins only. XIN pins with shared GPIO functions should be programmed to GPIO and follow Px.y recommendations. |
XOUT | Open | For dedicated XOUT pins only. XOUT pins with shared GPIO functions should be programmed to GPIO and follow Px.y recommendations. |
LCDCAP | DVSS | |
RST/NMI | DVCC or VCC | 47-kΩ pullup or internal pullup selected with 10-nF (2.2-nF) pulldown(2) |
PJ.0/TDO
PJ.1/TDI PJ.2/TMS PJ.3/TCK |
Open | The JTAG pins are shared with general-purpose I/O function (PJ.x). If not being used, these should be switched to port function, output direction (PJDIR.n = 1). When used as JTAG pins, these pins should remain open. |
TEST | Open | This pin always has an internal pulldown enabled. |