ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
---|---|---|---|---|---|
feUSCI | eUSCI input clock frequency | Internal: SMCLK or ACLK,
Duty cycle = 50% ±10% |
fSYSTEM | MHz |
Table 5-30 lists the switching characteristics of the eUSCI in SPI master mode.