2 修订历史记录
Changes from February 28, 2013 to September 28, 2018
- 通篇更改了格式和结构,其中包括添加章节编号 Go
- 添加了器件信息 表Go
- 更正了Section 1.4功能方框图 中 AUXVCC1、AUXVCC2 和 AUXVCC3 引脚的名称Go
- Added Section 3 and moved Table 3-1 to itGo
- Added Section 3.1, Related ProductsGo
- Added note to RST/NMI/SBWTDIO pin in Table 4-3, Terminal Functions, PZ PackageGo
- Added note to RST/NMI/SBWTDIO pin in Table 4-4, Terminal Functions, PN PackageGo
- Added typical conditions statements at the beginning of Section 5, SpecificationsGo
- Moved all electrical specifications to Section 5, SpecificationsGo
- Added SD24_B input pins and AUXVCCx pins to exception list on "Voltage applied to pins" parameter, and added SD24_B input pin limits in "Diode current at pins" parameter in Section 5.1, Absolute Maximum RatingsGo
- Added Section 5.2, ESD RatingsGo
- Added note on CVCORE in Section 5.3, Recommended Operating ConditionsGo
- Added Section 5.7, Thermal Resistance CharacteristicsGo
- Added note to RPull in Table 5-1, Schmitt-Trigger Inputs – General-Purpose I/OGo
- Changed TYP value of CL,eff with Test Conditions of "XTS = 0, XCAPx = 0" from 2 pF to 1 pF in Table 5-8, Crystal Oscillator, XT1, Low-Frequency ModeGo
- Corrected the formula in note (1) [added "/ (85ºC – (–40ºC)"] in Table 5-9, Internal Very-Low-Power Low-Frequency Oscillator (VLO)Go
- Corrected the formula in note (1) [added "/ (85ºC – (–40ºC)"] in Table 5-10, Internal Reference, Low-Frequency Oscillator (REFO)Go
- Changed the MIN value of the V(DVCC_BOR_hys) parameter from 60 mV to 50 mV in Table 5-12, PMM, Brownout Reset (BOR)Go
- Updated notes (1) and (2) and added note (3) in Table 5-18, Wake-up Times From Low-Power Modes and ResetGo
- Corrected the names of the AUXVCC1, AUXVCC2, and AUXVCC3 pins in Auxiliary Supplies sectionGo
- Corrected the name of the AUXCHCx bit in the Test Conditions of Table 5-26, Auxiliary Supplies, Charge Limiting ResistorGo
- Replaced fFrame parameter with fLCD, fFRAME,4mux, and fFRAME,8mux parameters in Table 5-34, LCD_C Recommended Operating ConditionsGo
- Removed ADC10DIV from the formula for the TYP value in the second row of the tCONVERT parameter in Table 5-45, 10-Bit ADC, Timing Parameters, because ADC10CLK is after divisionGo
- Updated Test Conditions for all parameters in Table 5-46, 10-Bit ADC, Linearity Parameters: Changed from "CVREF+ = 20 pF" to "CVeREF+ = 20 pF"; Changed from "(VeREF+ – VeREF–)min ≤ (VeREF+ – VeREF–)" to "1.4 V ≤ (VeREF+ – VeREF–)"; Added "CVeREF+ = 20 pF" to EI Test ConditionsGo
- Added "ADC10SREFx = 11b" to Test Conditions for EG and ET in Table 5-46Go
- Throughout document, changed all instances of "bootstrap loader" to "bootloader"Go
- Corrected spelling of NMIIFG in Table 6-11, System Module Interrupt Vector RegistersGo
- Removed mention of real-time clock mode (also called counter mode) in Section 6.11.21, Real-Time Clock (RTC_C) (feature is not supported in this device)Go
- Removed SD24BTRGCTL, SD24BTRGOSR, and SD24BTRGPRE registers (not supported) in Table 6-55, SD24_B RegistersGo
- 添加了Section 7器件和文档支持并将器件和开发工具命名规则 和商标 部分移到这里Go
- 将先前的开发工具支持 部分替换成了Section 7.3工具与软件Go
- 添加了Section 8机械、封装和可订购信息Go