ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-5 shows the port diagram. Table 6-20 and Table 6-21 summarize the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | |||
---|---|---|---|---|---|---|
P1DIR.x | P1SEL.x | P1MAPx | COM4, COM5 Enable Signal | |||
P1.6/PM_UCA0CLK/COM4 | 6 | P1.6 (I/O) | I: 0; O: 1 | 0 | X | 0 |
UCA0CLK | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
COM4 | X | X | X | 1 | ||
P1.7/PM_UCB0CLK/COM5 | 7 | P1.7 (I/O) | I: 0; O: 1 | 0 | X | 0 |
UCB0CLK | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
COM5 | X | X | X | 1 |
PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | |||
---|---|---|---|---|---|---|
P2DIR.x | P2SEL.x | P2MAPx | COM6, COM7 Enable Signal | |||
P2.0/PM_UCB0SOMI/ PM_UCB0SCL/COM6 | 0 | P2.0 (I/O) | I: 0; O: 1 | 0 | X | 0 |
UCB0SOMI/UCB0SCL | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
COM6 | X | X | X | 1 | ||
P2.1/PM_UCB0SIMO/ PM_UCB0SDA/COM7 | 1 | P2.1 (I/O) | I: 0; O: 1 | 0 | X | 0 |
UCB0SIMO/UCB0SDA | X | 1 | default | 0 | ||
Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
COM7 | X | X | X | 1 |