ZHCSAU6D November 2012 – September 2018 MSP430F67451 , MSP430F67461 , MSP430F67471 , MSP430F67481 , MSP430F67491 , MSP430F67651 , MSP430F67661 , MSP430F67671 , MSP430F67681 , MSP430F67691 , MSP430F67751 , MSP430F67761 , MSP430F67771 , MSP430F67781 , MSP430F67791
PRODUCTION DATA.
Figure 6-27 shows the port diagram. Table 6-85 summarizes the selection of the pin functions.
PIN NAME (P7.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | ||
---|---|---|---|---|---|
P7DIR.x | P7SEL0.x | LCD32 to LCD25 | |||
P7.0/S32 | 0 | P7.0 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S32 | X | X | 1 | ||
P7.1/S31 | 1 | P7.1 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S31 | X | X | 1 | ||
P7.2/S30 | 2 | P7.2 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S30 | X | X | 1 | ||
P7.3/S29 | 3 | P7.3 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S29 | X | X | 1 | ||
P7.4/S28 | 4 | P7.4 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S28 | X | X | 1 | ||
P7.5/S27 | 5 | P7.5 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S27 | X | X | 1 | ||
P7.6/S26 | 6 | P7.6 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S26 | X | X | 1 | ||
P7.7/S25 | 7 | P7.7 (I/O) | I:0; O:1 | 0 | 0 |
N/A | 0 | 1 | 0 | ||
DVSS | 1 | 1 | 0 | ||
S25 | X | X | 1 |