ZHCSCI3A May 2014 – September 2018 MSP430F67451A , MSP430F67461A , MSP430F67471A , MSP430F67481A , MSP430F67491A , MSP430F67651A , MSP430F67661A , MSP430F67671A , MSP430F67681A , MSP430F67691A , MSP430F67751A , MSP430F67761A , MSP430F67771A , MSP430F67781A , MSP430F67791A
PRODUCTION DATA.
TA0 is a 16-bit timer/counter (Timer_A type) with three capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-15). TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
PM_TACLK | TACLK | Timer | NA | NA |
ACLK (internal) | ACLK | |||
SMCLK (internal) | SMCLK | |||
PM_TACLK | INCLK | |||
PM_TA0.0 | CCI0A | CCR0 | TA0 | PM_TA0.0 |
CBOUT (internal) | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
PM_TA0.1 | CCI1A | CCR1 | TA1 | PM_TA0.1 |
ACLK (internal) | CCI1B | ADC10_A (internal)
ADC10SHSx = 001b |
||
DVSS | GND | SD24_B (internal)
SD24CHx.SD24SCSx = 001b |
||
DVCC | VCC | |||
PM_TA0.2 | CCI2A | CCR2 | TA2 | PM_TA0.2 |
DVSS | CCI2B | |||
DVSS | GND | |||
DVCC | VCC |