ZHCSI67D May 2018 – December 2019 MSP430FR2153 , MSP430FR2155 , MSP430FR2353 , MSP430FR2355
PRODUCTION DATA.
Figure 5-5 shows the port diagram. Table 5-64 summarizes the selection of the port function.
PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | |
---|---|---|---|---|
P2DIR.x | P2SELx | |||
P2.0/TB1.1/COMP0.O | 0 | P2.0 (I/O) | I: 0; O: 1 | 00 |
TB1.CCI1A | 0 | 01 | ||
TB1.1 | 1 | |||
COMP0.O | 1 | 10 | ||
P2.1/TB1.2 | 1 | P2.1 (I/O)0 | I: 0; O: 1 | 00 |
TB1.CCI2A | 0 | 01 | ||
TB1.2 | 1 | |||
COMP1.O | 1 | 10 | ||
P2.2/TB1CLK | 2 | P2.2 (I/O) | I: 0; O: 1 | 00 |
TB1CLK | 0 | 01 | ||
P2.3/UCB0CLK/TB1TRG | 3 | P2.3 (I/O) | I: 0; O: 1 | 00 |
TB1TRG | 0 | 01 | ||
VSS | 1 | |||
P2.4/COMP1.1 | 4 | P2.4 (I/O) | I: 0; O: 1 | 00 |
COMP1.1 | X | 11 | ||
P2.5/COMP1.0 | 5 | P2.5 (I/O) | I: 0; O: 1 | 00 |
COMP1.0 | X | 11 | ||
P2.6/MCLK/XOUT | 6 | P2.6 (I/O) | I: 0; O: 1 | 00 |
MCLK | 1 | 01 | ||
VSS | 0 | |||
XOUT | X | 10 | ||
P2.7/TB0CLK/XIN | 7 | P2.7 (I/O) | I: 0; O: 1 | 00 |
TB0CLK | 0 | 01 | ||
VSS | 1 | |||
XIN | X | 10 |