ZHCSCG3C May 2014 – December 2017 MSP430FR5720 , MSP430FR5721 , MSP430FR5722 , MSP430FR5723 , MSP430FR5724 , MSP430FR5725 , MSP430FR5726 , MSP430FR5727 , MSP430FR5728 , MSP430FR5729
PRODUCTION DATA.
Table 3-1 summarizes the available family members.
DEVICE | FRAM (KB) | SRAM (KB) | SYSTEM CLOCK (MHz) | ADC10_B | Comp_D | Timer_A(1) | Timer_B(2) | eUSCI | I/O | PACKAGE | |
---|---|---|---|---|---|---|---|---|---|---|---|
Channel A: UART, IrDA, SPI | Channel B: SPI, I2C | ||||||||||
MSP430FR5729 | 16 | 1 | 8 | 12 ext, 2 int ch. | 16 ch. | 3, 3 | 3, 3, 3 | 2 | 1 | 32 | RHA |
30 | DA | ||||||||||
MSP430FR5728 | 16 | 1 | 8 | 6 ext, 2 int ch. | 10 ch. | 3, 3 | 3 | 1 | 1 | 17 | RGE |
8 ext, 2 int ch. | 12 ch. | 21 | PW | ||||||||
MSP430FR5727 | 16 | 1 | 8 | – | 16 ch. | 3, 3 | 3, 3, 3 | 2 | 1 | 32 | RHA |
30 | DA | ||||||||||
MSP430FR5726 | 16 | 1 | 8 | – | 10 ch. | 3, 3 | 3 | 1 | 1 | 17 | RGE |
12 ch. | 21 | PW | |||||||||
MSP430FR5725 | 8 | 1 | 8 | 12 ext, 2 int ch. | 16 ch. | 3, 3 | 3, 3, 3 | 2 | 1 | 32 | RHA |
30 | DA | ||||||||||
MSP430FR5724 | 8 | 1 | 8 | 6 ext, 2 int ch. | 10 ch. | 3, 3 | 3 | 1 | 1 | 17 | RGE |
8 ext, 2 int ch. | 12 ch. | 21 | PW | ||||||||
MSP430FR5723 | 8 | 1 | 8 | – | 16 ch. | 3, 3 | 3, 3, 3 | 2 | 1 | 32 | RHA |
30 | DA | ||||||||||
MSP430FR5722 | 8 | 1 | 8 | – | 10 ch. | 3, 3 | 3 | 1 | 1 | 17 | RGE |
12 ch. | 21 | PW | |||||||||
MSP430FR5721 | 4 | 1 | 8 | 12 ext, 2 int ch. | 16 ch. | 3, 3 | 3, 3, 3 | 2 | 1 | 32 | RHA |
30 | DA | ||||||||||
MSP430FR5720 | 4 | 1 | 8 | 6 ext, 2 int ch. | 10 ch. | 3, 3 | 3 | 1 | 1 | 17 | RGE |
8 ext, 2 int ch. | 12 ch. | 21 | PW |