ZHCSET8C April 2015 – August 2018 MSP430FR5870 , MSP430FR5872 , MSP430FR58721 , MSP430FR5922 , MSP430FR59221 , MSP430FR5970 , MSP430FR5972 , MSP430FR59721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-19 summarizes the selection of the pin functions.
PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
P1DIR.x | P1SEL1.x | P1SEL0.x | |||
P1.4/UCB0CLK/UCA0STE/TA1.0 | 4 | P1.4 (I/O) | I: 0; O: 1 | 0 | 0 |
UCB0CLK | X (2) | 0 | 1 | ||
UCA0STE | X (3) | 1 | 0 | ||
TA1.CCI0A | 0 | 1 | 1 | ||
TA1.0 | 1 | ||||
P1.5/UCB0STE/UCA0CLK/TA0.0 | 5 | P1.5 (I/O) | I: 0; O: 1 | 0 | 0 |
UCB0STE | X (2) | 0 | 1 | ||
UCA0CLK | X (3) | 1 | 0 | ||
TA0.CCI0A | 0 | 1 | 1 | ||
TA0.0 | 1 | ||||
P1.6/UCB0SIMO/UCB0SDA/TA0.1 | 6 | P1.6 (I/O) | I: 0; O: 1 | 0 | 0 |
UCB0SIMO/UCB0SDA | X (2) | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
TA0.CCI1A | 0 | 1 | 1 | ||
TA0.1 | 1 | ||||
P1.7/UCB0SOMI/UCB0SCL/TA0.2 | 7 | P1.7 (I/O) | I: 0; O: 1 | 0 | 0 |
UCB0SOMI/UCB0SCL | X (2) | 0 | 1 | ||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
TA0.CCI2A | 0 | 1 | 1 | ||
TA0.2 | 1 |