ZHCSCH3G October 2012 – August 2018 MSP430FR5947 , MSP430FR59471 , MSP430FR5948 , MSP430FR5949 , MSP430FR5957 , MSP430FR5958 , MSP430FR5959 , MSP430FR5967 , MSP430FR5968 , MSP430FR5969 , MSP430FR59691
PRODUCTION DATA.
Figure 6-16 and Figure 6-17 show the port diagrams. Table 6-61 summarizes the selection of the pin function.
PIN NAME (PJ.x) | x | FUNCTION | CONTROL BITS AND SIGNALS(1) | |||||
---|---|---|---|---|---|---|---|---|
PJDIR.x | PJSEL1.7 | PJSEL0.7 | PJSEL1.6 | PJSEL0.6 | HFXT
BYPASS |
|||
PJ.6/HFXIN | 6 | PJ.6 (I/O) | I: 0; O: 1 | X | X | 0 | 0 | X |
N/A | 0 | X | X | 1 | X | X | ||
Internally tied to DVSS | 1 | |||||||
HFXIN crystal mode(2) | X | X | X | 0 | 1 | 0 | ||
HFXIN bypass mode(2) | X | X | X | 0 | 1 | 1 | ||
PJ.7/HFXOUT | 7 | PJ.7 (I/O)(1) | I: 0; O: 1 | 0 | 0 | 0 | 0 | 0 |
1 | X | |||||||
X | X | 1(3) | ||||||
N/A | 0 | see (1) | see (1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
Internally tied to DVSS | 1 | see (1) | see (1) | 0 | 0 | 0 | ||
1 | X | |||||||
X | X | 1(3) | ||||||
HFXOUT crystal mode(2) | X | X | X | 0 | 1 | 0 |