ZHCSET8C April 2015 – August 2018 MSP430FR5870 , MSP430FR5872 , MSP430FR58721 , MSP430FR5922 , MSP430FR59221 , MSP430FR5970 , MSP430FR5972 , MSP430FR59721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-28 and Table 6-29summarize the selection of the pin functions.
PIN NAME (P7.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
P7DIR.x | P7SEL1.x | P7SEL0.x | |||
P7.0/TA0CLK | 0 | P7.0 (I/O) | I: 0; O: 1 | 0 | 0 |
TA0CLK | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 | ||||
P7.1/TA0.0/ACLK | 1 | P7.1 (I/O) | I: 0; O: 1 | 0 | 0 |
TA0CCI0B | 0 | 0 | 1 | ||
TA0.0 | 1 | ||||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 1 | ||
ACLK | 1 | ||||
P7.2/TA0.1 | 2 | P7.2 (I/O) | I: 0; O: 1 | 0 | 0 |
TA0CCI1A | 0 | 0 | 1 | ||
TA0.1 | 1 | ||||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 1 | ||
N/A | 1 | ||||
P7.3/TA0.2 | 3 | P7.3 (I/O) | I: 0; O: 1 | 0 | 0 |
TA0CCI2A | 0 | 0 | 1 | ||
TA0.2 | 1 | ||||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 1 | ||
Internally tied to DVSS | 1 |
PIN NAME (P7.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | ||
---|---|---|---|---|---|
P7DIR.x | P7SEL1.x | P7SEL0.x | |||
P7.4/SMCLK | 4 | P7.4 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | ||||
N/A | 0 | 1 | 1 | ||
SMCLK | 1 |