ZHCSDA0E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-22 and Table 6-23summarize the selection of the pin functions.
PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|
P3DIR.x | P3SEL1.x | P3SEL0.x | LCDSz | |||
P3.0/UCB1CLK/Sz | 0 | P3.0 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB1CLK | X (5) | 0 | 1 | 0 | ||
TA3.CCI2B (Note: not available for FR692x(1) and FR682x(1) 64-pin package devices) | 0 | 1 | 0 | 0 | ||
TA3.2
Internally tied to DVSS (for FR692x(1) and FR682x(1) 64-pin package devices) |
1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P3.1/UCB1SIMO/UCB1SDA/Sz | 1 | P3.1 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB1SIMO/UCB1SDA | X (5) | 0 | 1 | 0 | ||
TA3.CCI3B (Note: not available for FR692x(1) and FR682x(1) 64-pin package devices) | 0 | 1 | 0 | 0 | ||
TA3.3
Internally tied to DVSS (for FR692x(1) and FR682x(1) 64-pin package devices) |
1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P3.2/UCB1SOMI/UCB1SCL/Sz | 2 | P3.2 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCB1SOMI/UCB1SCL | X (5) | 0 | 1 | 0 | ||
TA3.CCI4B (Note: not available for FR692x(1) and FR682x(1) 64-pin package devices) | 0 | 1 | 0 | 0 | ||
TA3.4
Internally tied to DVSS (for FR692x(1) and FR682x(1) 64-pin package devices) |
1 | |||||
0 | 1 | 1 | 0 | |||
1 | ||||||
Sz (1) | X | X | X | 1 | ||
P3.3/TA1.1/TB0CLK/Sz | 3 | P3.3 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
TA1.CCI1A | 0 | 1 | 0 | 0 | ||
TA1.1 | 1 | |||||
TB0CLK | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 |
PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|
P3DIR.x | P3SEL1.x | P3SEL0.x | LCDSz | |||
P3.4/UCA1SIMO/UCA1TXD/TB0.0/ Sz | 4 | P3.4 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1SIMO/UCA1TXD | X (6) | 0 | 1 | 0 | ||
TB0CCI0A | 0 | 1 | 0 | 0 | ||
TB0.0 | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P3.5/UCA1SOMI/UCA1RXD/TB0.1/ Sz | 5 | P3.5 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1SOMI/UCA1RXD | X (6) | 0 | 1 | 0 | ||
TB0CCI1A | 0 | 1 | 0 | 0 | ||
TB0.1 | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P3.6/UCA1CLK/TB0.2/Sz | 6 | P3.6 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1CLK | X (6) | 0 | 1 | 0 | ||
TB0CCI2A | 0 | 1 | 0 | 0 | ||
TB0.2 | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P3.7/UCA1STE/TB0.3/Sz | 7 | P3.7 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1STE | X (6) | 0 | 1 | 0 | ||
TB0CCI3B | 0 | 1 | 0 | 0 | ||
TB0.3 | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 |