P4.3/UCA0SOMI/UCA0RXD/ UCB1STE |
1 |
|
1 |
|
General-purpose digital I/O
USCI_A0: Slave out, master in (SPI mode)
USCI_A0: Receive data (UART mode)
USCI_B1: Slave transmit enable (SPI mode)
|
P1.4/UCB0CLK/UCA0STE/ TA1.0/Sx |
2 |
S1 |
2 |
S3 |
General-purpose digital I/O
USCI_B0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
USCI_A0: Slave transmit enable (SPI mode)
Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output
LCD segment output (segment number is package specific)
|
P1.5/UCB0STE/ UCA0CLK/TA0.0/Sx |
3 |
S0 |
3 |
S2 |
General-purpose digital I/O
USCI_B0: Slave transmit enable (SPI mode)
USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
Timer_A TA0 CCR0 capture: CCI0A input, compare: Out0 output
LCD segment output (segment number is package specific)
|
P1.6/UCB0SIMO/UCB0SDA/ TA0.1/Sx |
4 |
|
4 |
S1 |
General-purpose digital I/O
USCI_B0: Slave in, master out (SPI mode)
USCI_B0: I2C data (I2C mode)
BSL data (I2C BSL)
Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output
LCD segment output (segment number is package specific)
|
P1.7/UCB0SOMI/UCB0SCL/ TA0.2/Sx |
5 |
|
5 |
S0 |
General-purpose digital I/O
USCI_B0: Slave out, master in (SPI mode)
USCI_B0: I2C clock (I2C mode)
BSL clock (I2C BSL)
Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
R33/LCDCAP |
6 |
|
6 |
|
Input/output port of most positive analog LCD voltage (V1)
LCD capacitor connection
|
P6.0/R23 |
7 |
|
7 |
|
General-purpose digital I/O
Input/output port of second most positive analog LCD voltage (V2)
|
P6.1/R13/LCDREF |
8 |
|
8 |
|
General-purpose digital I/O
Input/output port of third most positive analog LCD voltage (V3 or V4)
External reference voltage input for regulated LCD voltage
|
P6.2/COUT/R03 |
9 |
|
9 |
|
General-purpose digital I/O
Comparator output
Input/output port of lowest analog LCD voltage (V5)
|
P6.3/COM0 |
10 |
|
10 |
|
General-purpose digital I/O
LCD common output COM0 for LCD backplane
|
P6.4/TB0.0/COM1/Sx |
11 |
|
11 |
S36 |
General-purpose digital I/O
Timer_B TB0 CCR0 capture: CCI0B input, compare: Out0 output
LCD common output COM1 for LCD backplane
LCD segment output (segment number is package specific)
|
P6.5/TB0.1/COM2/Sx |
12 |
|
12 |
S35 |
General-purpose digital I/O
Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output
LCD common output COM2 for LCD backplane
LCD segment output (segment number is package specific)
|
P6.6/TB0.2/COM3/Sx |
13 |
|
13 |
S34 |
General-purpose digital I/O
Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output
LCD common output COM3 for LCD backplane
LCD segment output (segment number is package specific)
|
P2.4/TB0.3/COM4/Sx |
14 |
S43 |
14 |
S33 |
General-purpose digital I/O
Timer_B TB0 CCR3 capture: CCI3A input, compare: Out3 output
LCD common output COM4 for LCD backplane
LCD segment output (segment number is package specific)
|
P2.5/TB0.4/COM5/Sx |
15 |
S42 |
15 |
S32 |
General-purpose digital I/O
Timer_B TB0 CCR4 capture: CCI4A input, compare: Out4 output
LCD common output COM5 for LCD backplane
LCD segment output (segment number is package specific)
|
P2.6/TB0.5/COM6/Sx |
16 |
S41 |
16 |
S31 |
General-purpose digital I/O
Timer_B TB0 CCR5 capture: CCI5A input, compare: Out5 output
LCD common output COM6 for LCD backplane
LCD segment output (segment number is package specific)
|
P2.7/TB0.6/COM7/Sx |
17 |
S40 |
17 |
S30 |
General-purpose digital I/O
Timer_B TB0 CCR6 capture: CCI6A input, compare: Out6 output
LCD common output COM7 for LCD backplane
LCD segment output (segment number is package specific)
|
P10.2/TA1.0/SMCLK/Sx |
18 |
S39 |
|
|
General-purpose digital I/O
Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output
SMCLK output
LCD segment output (segment number is package specific)
|
P5.0/TA1.1/MCLK/Sx |
19 |
S38 |
|
|
General-purpose digital I/O
Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output
MCLK output
LCD segment output (segment number is package specific)
|
P5.1/TA1.2/Sx |
20 |
S37 |
|
|
General-purpose digital I/O
Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
P5.2/TA1.0/TA1CLK/ACLK/Sx |
21 |
S36 |
|
|
General-purpose digital I/O
Timer_A TA1 CCR0 capture: CCI0B input, compare: Out0 output
Timer_A TA1 clock signal TA0CLK input
ACLK output
LCD segment output (segment number is package specific)
|
P5.3/UCB1STE/Sx |
22 |
S35 |
|
|
General-purpose digital I/O
USCI_B1: Slave transmit enable (SPI mode)
LCD segment output (segment number is package specific)
|
P3.0/UCB1CLK/Sx |
23 |
S34 |
18 |
S29 |
General-purpose digital I/O
USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
LCD segment output (segment number is package specific)
|
P3.1/UCB1SIMO/UCB1SDA/ Sx |
24 |
S33 |
19 |
S28 |
General-purpose digital I/O
USCI_B1: Slave in, master out (SPI mode)
USCI_B1: I2C data (I2C mode)
LCD segment output (segment number is package specific)
|
P3.2/UCB1SOMI/UCB1SCL/ Sx |
25 |
S32 |
20 |
S27 |
General-purpose digital I/O
USCI_B1: Slave out, master in (SPI mode)
USCI_B1: I2C clock (I2C mode)
LCD segment output (segment number is package specific)
|
DVSS1 |
26 |
|
21 |
|
Digital ground supply |
DVCC1 |
27 |
|
22 |
|
Digital power supply |
TEST/SBWTCK |
28 |
|
23 |
|
Test mode pin - select digital I/O on JTAG pins
Spy-Bi-Wire input clock
|
RST/NMI/SBWTDIO |
29 |
|
24 |
|
Reset input, active low
Nonmaskable interrupt input
Spy-Bi-Wire data input/output
|
PJ.0/TDO/TB0OUTH/ SMCLK/SRSCG1 |
30 |
|
25 |
|
General-purpose digital I/O
Test data output port
Switch all PWM outputs high impedance input - Timer_B TB0
SMCLK output
Low-power debug: CPU Status register SCG1
|
PJ.1/TDI/TCLK/MCLK/ SRSCG0 |
31 |
|
26 |
|
General-purpose digital I/O
Test data input or test clock input
MCLK output
Low-power debug: CPU Status register SCG0
|
PJ.2/TMS/ACLK/SROSCOFF |
32 |
|
27 |
|
General-purpose digital I/O
Test mode select
ACLK output
Low-power debug: CPU Status register OSCOFF
|
PJ.3/TCK/COUT/SRCPUOFF |
33 |
|
28 |
|
General-purpose digital I/O
Test clock
Comparator output
Low-power debug: CPU Status register CPUOFF
|
P6.7/TA0CLK/Sx |
34 |
S31 |
29 |
S26 |
General-purpose digital I/O
Timer_A TA0 clock signal TA0CLK input
LCD segment output (segment number is package specific)
|
P7.5/TA0.2/Sx |
35 |
S30 |
30 |
S25 |
General-purpose digital I/O
Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
P7.6/TA0.1/Sx |
36 |
S29 |
31 |
S24 |
General-purpose digital I/O
Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output
LCD segment output (segment number is package specific)
|
P10.1/TA0.0/Sx |
37 |
S28 |
|
|
General-purpose digital I/O
Timer_A TA0 CCR0 capture: CCI0B input, compare: Out0 output
LCD segment output (segment number is package specific)
|
P7.7/TA1.2/TB0OUTH/Sx |
38 |
S27 |
32 |
S23 |
General-purpose digital I/O
Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output
Switch all PWM outputs high impedance input - Timer_B TB0
LCD segment output (segment number is package specific)
|
P3.3/TA1.1/TB0CLK/Sx |
39 |
S26 |
33 |
S22 |
General-purpose digital I/O
Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output
Timer_B TB0 clock signal TB0CLK input
LCD segment output (segment number is package specific)
|
P3.4/UCA1SIMO/UCA1TXD/ TB0.0/Sx |
40 |
S25 |
34 |
S21 |
General-purpose digital I/O
USCI_A1: Slave in, master out (SPI mode)
USCI_A1: Transmit data (UART mode)
Timer_B TB0 CCR0 capture: CCI0A input, compare: Out0 output
LCD segment output (segment number is package specific)
|
P3.5/UCA1SOMI/UCA1RXD/ TB0.1/Sx |
41 |
S24 |
35 |
S20 |
General-purpose digital I/O
USCI_A1: Slave out, master in (SPI mode)
USCI_A1: Receive data (UART mode)
Timer_B TB0 CCR1 capture: CCI1A input, compare: Out1 output
LCD segment output (segment number is package specific)
|
P3.6/UCA1CLK/TB0.2/Sx |
42 |
S23 |
36 |
S19 |
General-purpose digital I/O
USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
Timer_B TB0 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
P3.7/UCA1STE/TB0.3/Sx |
43 |
S22 |
37 |
S18 |
General-purpose digital I/O
USCI_A1: Slave transmit enable (SPI mode)
Timer_B TB0 CCR3 capture: CCI3B input, compare: Out3 output
LCD segment output (segment number is package specific)
|
P8.0/RTCCLK/Sx |
44 |
S21 |
|
|
General-purpose digital I/O
RTC clock output for calibration
LCD segment output (segment number is package specific)
|
P8.1/DMAE0/Sx |
45 |
S20 |
|
|
General-purpose digital I/O
DMA external trigger input
LCD segment output (segment number is package specific)
|
P8.2/Sx |
46 |
S19 |
|
|
General-purpose digital I/O
LCD segment output (segment number is package specific)
|
P8.3/MCLK/Sx |
47 |
S18 |
|
|
General-purpose digital I/O
MCLK output
LCD segment output (segment number is package specific)
|
P2.3/UCA0STE/TB0OUTH/Sx |
48 |
|
38 |
S17 |
General-purpose digital I/O
USCI_A0: Slave transmit enable (SPI mode)
Switch all PWM outputs high impedance input - Timer_B TB0
LCD segment output (segment number is package specific)
|
P2.2/UCA0CLK/TB0.4/ RTCCLK/Sx |
49 |
|
39 |
S16 |
General-purpose digital I/O
USCI_A0: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
Timer_B TB0 CCR4 capture: CCI4B input, compare: Out4 output
RTC clock output for calibration
LCD segment output (segment number is package specific)
|
P2.1/UCA0SOMI/UCA0RXD/ TB0.5/DMAE0/Sx |
50 |
|
40 |
S15 |
General-purpose digital I/O
USCI_A0: Slave out, master in (SPI mode)
USCI_A0: Receive data (UART mode)
BSL receive (UART BSL)
Timer_B TB0 CCR5 capture: CCI5B input, compare: Out5 output
DMA external trigger input
LCD segment output (segment number is package specific)
|
P2.0/UCA0SIMO/UCA0TXD/ TB0.6/TB0CLK/Sx |
51 |
|
41 |
S14 |
General-purpose digital I/O
USCI_A0: Slave in, master out (SPI mode)
USCI_A0: Transmit data (UART mode)
BSL transmit (UART BSL)
Timer_B TB0 CCR6 capture: CCI6B input, compare: Out6 output
Timer_B TB0 clock signal TB0CLK input
LCD segment output (segment number is package specific)
|
P7.0/TA0CLK/Sx |
52 |
S17 |
42 |
S13 |
General-purpose digital I/O
Timer_A TA0 clock signal TA0CLK input
LCD segment output (segment number is package specific)
|
P7.1/TA0.0/ACLK/Sx |
53 |
S16 |
43 |
S12 |
General-purpose digital I/O
Timer_A TA0 CCR0 capture: CCI0B input, compare: Out0 output
ACLK output
LCD segment output (segment number is package specific)
|
P7.2/TA0.1/Sx |
54 |
S15 |
44 |
S11 |
General-purpose digital I/O
Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output
LCD segment output (segment number is package specific)
|
P7.3/TA0.2/Sx |
55 |
S14 |
45 |
S10 |
General-purpose digital I/O
Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
P7.4/SMCLK/Sx |
56 |
S13 |
|
|
General-purpose digital I/O
SMCLK output
LCD segment output (segment number is package specific)
|
DVSS2 |
57 |
|
46 |
|
Digital ground supply |
DVCC2 |
58 |
|
47 |
|
Digital power supply |
P8.4/A7/C7 |
59 |
|
|
|
General-purpose digital I/O
Analog input A7
Comparator input C7
|
P8.5/A6/C6 |
60 |
|
|
|
General-purpose digital I/O
Analog input A6
Comparator input C6
|
P8.6/A5/C5 |
61 |
|
|
|
General-purpose digital I/O
Analog input A5
Comparator input C5
|
P8.7/A4/C4 |
62 |
|
|
|
General-purpose digital I/O
Analog input A4
Comparator input C4
|
P1.3/TA1.2/A3/C3 |
63 |
|
48 |
|
General-purpose digital I/O
Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output
Analog input A3
Comparator input C3
|
P1.2/TA1.1/TA0CLK/ COUT/A2/C2 |
64 |
|
49 |
|
General-purpose digital I/O
Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output
Timer_A TA0 clock signal TA0CLK input
Comparator output
Analog input A2
Comparator input C2
|
P1.1/TA0.2/TA1CLK/ COUT/A1/C1/VREF+/VeREF+ |
65 |
|
50 |
|
General-purpose digital I/O
Timer_A TA0 CCR2 capture: CCI2A input, compare: Out2 output
Timer_A TA1 clock signal TA1CLK input
Comparator output
Analog input A1
Comparator input C1
Output of positive reference voltage
Input for an external positive reference voltage to the ADC
|
P1.0/TA0.1/DMAE0/ RTCCLK/A0/C0/ VREF-/VeREF- |
66 |
|
51 |
|
General-purpose digital I/O
Timer_A TA0 CCR1 capture: CCI1A input, compare: Out1 output
DMA external trigger input
RTC clock output for calibration
Analog input A0
Comparator input C0
Output of negative reference voltage
Input for an external negative reference voltage to the ADC
|
P9.0/A8/C8 |
67 |
|
52 |
|
General-purpose digital I/O
Analog input A8
Comparator input C8
|
P9.1/A9/C9 |
68 |
|
53 |
|
General-purpose digital I/O
Analog input A9
Comparator input C9
|
P9.2/A10/C10 |
69 |
|
54 |
|
General-purpose digital I/O
Analog input A10; comparator input C10
|
P9.3/A11/C11 |
70 |
|
55 |
|
General-purpose digital I/O
Analog input A11
Comparator input C11
|
P9.4/A12/C12 |
71 |
|
56 |
|
General-purpose digital I/O
Analog input A12
Comparator input C12
|
P9.5/A13/C13 |
72 |
|
57 |
|
General-purpose digital I/O
Analog input A13
Comparator input C13
|
P9.6/A14/C14 |
73 |
|
58 |
|
General-purpose digital I/O
Analog input A14
Comparator input C14
|
P9.7/A15/C15 |
74 |
|
59 |
|
General-purpose digital I/O
Analog input A15
Comparator input C15
|
DVCC4 |
75 |
|
60 |
|
Digital power supply |
DVSS4 |
76 |
|
61 |
|
Digital ground supply |
NC |
77 |
|
62 |
|
No connect |
NC |
78 |
|
63 |
|
No connect |
AVCC1 |
79 |
|
64 |
|
Analog power supply |
AVSS3 |
80 |
|
65 |
|
Analog ground supply |
PJ.7/HFXOUT |
81 |
|
66 |
|
General-purpose digital I/O
Output terminal of crystal oscillator XT2
|
PJ.6/HFXIN |
82 |
|
67 |
|
General-purpose digital I/O
Input terminal for crystal oscillator XT2
|
AVSS1 |
83 |
|
68 |
|
Analog ground supply |
PJ.4/LFXIN |
84 |
|
69 |
|
General-purpose digital I/O
Input terminal for crystal oscillator XT1
|
PJ.5/LFXOUT |
85 |
|
70 |
|
General-purpose digital I/O
Output terminal of crystal oscillator XT1
|
AVSS2 |
86 |
|
71 |
|
Analog ground supply |
P5.4/UCA1SIMO/UCA1TXD/Sx |
87 |
S12 |
|
|
General-purpose digital I/O
USCI_A1: Slave in, master out (SPI mode)
USCI_A1: Transmit data (UART mode)
LCD segment output (segment number is package specific)
|
P5.5/UCA1SOMI/UCA1RXD/ Sx |
88 |
S11 |
|
|
General-purpose digital I/O
USCI_A1: Slave out, master in (SPI mode)
USCI_A1: Receive data (UART mode)
LCD segment output (segment number is package specific)
|
P5.6/UCA1CLK/Sx |
89 |
S10 |
|
|
General-purpose digital I/O
USCI_A1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
LCD segment output (segment number is package specific)
|
P5.7/UCA1STE/TB0CLK/Sx |
90 |
S9 |
|
|
General-purpose digital I/O
USCI_A1: Slave transmit enable (SPI mode)
Timer_B TB0 clock signal TB0CLK input
LCD segment output (segment number is package specific)
|
P4.4/UCB1STE/TA1CLK/Sx |
91 |
S8 |
72 |
S9 |
General-purpose digital I/O
USCI_B1: Slave transmit enable (SPI mode)
Timer_A TA1 clock signal TA1CLK input
LCD segment output (segment number is package specific)
|
P4.5/UCB1CLK/TA1.0/Sx |
92 |
S7 |
73 |
S8 |
General-purpose digital I/O
USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
Timer_A TA1 CCR0 capture: CCI0A input, compare: Out0 output
LCD segment output (segment number is package specific)
|
P4.6/UCB1SIMO/UCB1SDA/ TA1.1/Sx |
93 |
S6 |
74 |
S7 |
General-purpose digital I/O
USCI_B1: Slave in, master out (SPI mode)
USCI_B1: I2C data (I2C mode)
Timer_A TA1 CCR1 capture: CCI1A input, compare: Out1 output
LCD segment output (segment number is package specific)
|
P4.7/UCB1SOMI/UCB1SCL/ TA1.2/Sx |
94 |
S5 |
75 |
S6 |
General-purpose digital I/O
USCI_B1: Slave out, master in (SPI mode)
USCI_B1: I2C clock (I2C mode)
Timer_A TA1 CCR2 capture: CCI2A input, compare: Out2 output
LCD segment output (segment number is package specific)
|
P10.0/SMCLK/Sx |
95 |
S4 |
|
|
General-purpose digital I/O
SMCLK output
LCD segment output (segment number is package specific)
|
P4.0/UCB1SIMO/UCB1SDA/ MCLK/Sx |
96 |
S3 |
76 |
S5 |
General-purpose digital I/O
USCI_B1: Slave in, master out (SPI mode)
USCI_B1: I2C data (I2C mode)
MCLK output
LCD segment output (segment number is package specific)
|
P4.1/UCB1SOMI/UCB1SCL/ ACLK/Sx |
97 |
S2 |
77 |
S4 |
General-purpose digital I/O
USCI_B1: Slave out, master in (SPI mode)
USCI_B1: I2C clock (I2C mode)
ACLK output
LCD segment output (segment number is package specific)
|
DVSS3 |
98 |
|
78 |
|
Digital ground supply |
DVCC3 |
99 |
|
79 |
|
Digital power supply |
P4.2/UCA0SIMO/UCA0TXD/ UCB1CLK |
100 |
|
80 |
|
General-purpose digital I/O
USCI_A0: Slave in, master out (SPI mode)
USCI_A0: Transmit data (UART mode)
USCI_B1: Clock signal input (SPI slave mode), Clock signal output (SPI master mode)
|