ZHCSCU8C August 2014 – August 2018 MSP430FR6927 , MSP430FR69271 , MSP430FR6928 , MSP430FR6977 , MSP430FR6979 , MSP430FR69791
PRODUCTION DATA.
For the pin diagram, see Figure 6-2. Table 6-39 summarizes the selection of the pin function.
PIN NAME (P10.x) | x | FUNCTION | CONTROL BITS AND SIGNALS (1) | |||
---|---|---|---|---|---|---|
P10DIR.x | P10SEL1.x | P10SEL0.x | LCDSz | |||
P10.0/SMCLK/Sz | 0 | P10.0 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
SMCLK | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P10.1/TA0.0/Sz | 1 | P10.1 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
TA0.CCI0B | 0 | 0 | 1 | 0 | ||
TA0.0 | 1 | |||||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P10.2/TA1.0/SMCLK/Sz | 2 | P10.2 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
TA1.CCI0B | 0 | 0 | 1 | 0 | ||
TA1.0 | 1 | |||||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
SMCLK | 1 | |||||
Sz (1) | X | X | X | 1 |