ZHCSDA0E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
For the port diagram, see Figure 6-1. Table 6-26 summarizes the selection of the pin functions.
PIN NAME (P5.x) | x | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
---|---|---|---|---|---|---|
P5DIR.x | P5SEL1.x | P5SEL0.x | LCDSz | |||
P5.4/UCA1SIMO/UCA1TXD/Sz | 4 | P5.4 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1SIMO/UCA1TXD | X (6) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P5.5/UCA1SOMI/UCA1RXD/Sz | 5 | P5.5 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1SOMI/UCA1RXD | X (6) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P5.6/UCA1CLK/Sz | 6 | P5.6 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1CLK | X (6) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 | ||
P5.7/UCA1STE/TB0CLK/Sz | 7 | P5.7 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
UCA1STE | X (6) | 0 | 1 | 0 | ||
N/A | 0 | 1 | 0 | 0 | ||
Internally tied to DVSS | 1 | |||||
TB0CLK | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (1) | X | X | X | 1 |