ZHCSDA0E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
PARAMETER | CONDITIONS | VCC | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
feUSCI | eUSCI input clock frequency | Internal: SMCLK, ACLK
External: UCLK Duty cycle = 50% ±10% |
16 | MHz | ||
fBITCLK | BITCLK clock frequency
(equals baud rate in MBaud) |
4 | MHz |
Table 5-17 lists the characteristics of the eUSCI in UART mode.