ZHCSDA0E January 2015 – August 2018 MSP430FR6820 , MSP430FR6822 , MSP430FR68221 , MSP430FR6870 , MSP430FR6872 , MSP430FR68721 , MSP430FR6920 , MSP430FR6922 , MSP430FR69221 , MSP430FR6970 , MSP430FR6972 , MSP430FR69721
PRODUCTION DATA.
TA3 is a 16-bit timer/counter (Timer_A type) with five capture/compare registers each and with internal connections only. TA3 can support multiple capture/compares, PWM outputs, and interval timing (see Table 6-14). TA3 has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
---|---|---|---|---|
COUT (internal) | TACLK | Timer | N/A | |
ACLK (internal) | ACLK | |||
SMCLK (internal) | SMCLK | |||
From Capacitive Touch I/O 1 (internal) | INCLK | |||
TA2 CCR0 output (internal) | CCI0A | CCR0 | TA0 | TA2 CCI0A input |
ACLK (internal) | CCI0B | |||
DVSS | GND | |||
DVCC | VCC | |||
From Capacitive Touch I/O 1 (internal) | CCI1A | CCR1 | TA1 | ADC12 (internal) (1)
ADC12SHSx = {6} |
COUT (internal) | CCI1B | |||
DVSS | GND | |||
DVCC | VCC | |||
DVSS | CCI2A | CCR2 | TA2 | |
P3.0
DVSS (FR692x(1) and FR682x(1) 64‑pin package) |
CCI2B | P3.0 (Note: Not available for FR692x(1) and FR682x(1) 64-pin package devices) | ||
DVSS | GND | |||
DVCC | VCC | |||
DVSS | CCI3A | CCR3 | TA3 | |
P3.1
DVSS (FR692x(1) and FR682x(1) 64‑pin package) |
CCI3B | P3.1 (Note: Not available for FR692x(1) and FR682x(1) 64-pin package devices) | ||
DVSS | GND | |||
DVCC | VCC | |||
DVSS | CCI4A | CCR4 | TA4 | |
P3.2
DVSS (FR692x(1) and FR682x(1) 64‑pin package) |
CCI4B | P3.2 (Note: Not available for FR692x(1) and FR682x(1) 64-pin package devices) | ||
DVSS | GND | |||
DVCC | VCC |