ZHCSCU7D June 2014 – August 2018 MSP430FR5986 , MSP430FR5987 , MSP430FR5988 , MSP430FR5989 , MSP430FR59891 , MSP430FR6987 , MSP430FR6988 , MSP430FR6989 , MSP430FR69891
PRODUCTION DATA.
Figure 6-8 shows the port diagram. Table 6-37 summarizes the selection of the pin function.
PIN NAME (P9.x) | x | FUNCTION | CONTROL BITS AND SIGNALS (1) | ||
---|---|---|---|---|---|
P9DIR.x | P9SEL1.x | P9SEL0.x | |||
P9.0/ESICH0/ESITEST0/A8/C8 | 0 | P9.0 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
ESITEST0(1) | X | 1 | 0 | ||
ESICH0/A8/C8 (1)(5)(2) | X | 1 | 1 | ||
P9.1/ESICH1/ESITEST1/A9/C9 | 1 | P9.1 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
ESITEST1(1) | X | 1 | 0 | ||
ESICH1/A9/C9 (1)(5)(2) | X | 1 | 1 | ||
P9.2/ESICH2/ESITEST2/A10/C10 | 2 | P9.2 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
ESITEST2(1) | X | 1 | 0 | ||
ESICH2/A10/C10 (1)(5)(2) | X | 1 | 1 | ||
P9.3/ESICH3/ESITEST3/A11/C11 | 3 | P9.3 (I/O) | I: 0; O: 1 | 0 | 0 |
N/A | 0 | 0 | 1 | ||
Internally tied to DVSS | 1 | ||||
ESITEST3(1) | X | 1 | 0 | ||
ESICH3/A11/C11 (1)(5)(2) | X | 1 | 1 |